# i.MX 8M Dual / 8M QuadLite / 8M Quad Product Lifetime Usage

### 1. Introduction

This document describes the estimated product lifetimes for the i.MX 8M Dual / 8M QuadLite / 8M Quad Application Processors based on the criteria used in the qualification process.

The product lifetimes described here are estimates and do not represent a guaranteed life time for a product.

The i.MX 8M Series consists of several processors that deliver a wide range of processing and multimedia capabilities across various qualification levels. This document is intended to provide users with guidance on how to interpret the different i.MX 8M qualification levels in terms of the target operating frequency of the device, the maximum supported junction temperature (Tj) of the processor, and how it relates to the lifetime of the device.

# 2. Device qualification level and available PoH

Each qualification level supported (Commercial and Industrial) defines a number of power-on hours (PoH) available to the processor under a given set of conditions such as:

- 1. The target voltage for the application (Commercial and Industrial).
  - a. The lifetime is limited by the SOC operating voltage.

#### **Contents**

| 1. | Introduction                                   | 1 |  |
|----|------------------------------------------------|---|--|
| 2. | . Device qualification level and available PoH |   |  |
|    | 2.1. Commercial lifetime estimates             |   |  |
|    | 2.2. Industrial qualification                  | 3 |  |
|    | Combining use cases                            |   |  |
|    | Conclusion                                     |   |  |
|    | Revision history                               |   |  |
|    |                                                |   |  |



- 2. The percentage of active use vs. standby mode.
  - a. Active use means that the processor is running at an active performance mode.
    - i. For the Commercial tier, there is only 1 active performance mode: 1.5 GHz.
    - ii. For the Industrial tier, there is only 1 active performance mode: 1.3 GHz.
  - b. In the standby mode, the VDD\_ARM and the VDD\_SOC are lowered, reducing power consumption and junction temperature. In this mode, the voltage and temperature are set low enough so that the effect on the lifetime calculations is negligible and treated as if the device were powered off.
- 3. The junction temperature of the processor (Tj).
  - a. The maximum junction temperature of the device is different for a given qualification level, for instance 105C for Industrial Tier and 95 C for Commercial Tier.
  - b. Users must ensure that their device is appropriately thermally managed such that the maximum junction temperature is not exceeded.

All data provided within this document are estimates for PoH that are based on extensive qualification experience and testing with the i.MX 8M Series. These statistically derived estimates should not be viewed as a limit on an individual device lifetime, nor should they be construed as a guarantee by NXP as to the actual lifetime of the device. Sales and warranty terms and conditions still apply.

#### 2.1. Commercial lifetime estimates

Table 1 provides the number of PoH for the typical use conditions for the commercial device.

**Arm Core Speed Power-on Hours SOC Operating Arm Core** Junction **Temperature** [PoH] Voltage Operating Voltage  $[T_i]$ (°C) (MHz) (Hrs) (V) (V) 1500 48,050 0.9 1.0 95 21,900 1500 0.9 1.05 95

Table 1. **Commercial qualification lifetime estimates** 

Figure 1 establishes guidelines for estimating PoH as a function of junction temperature. PoH can be read directly from the charts below to determine the necessary trade-offs to be made to CPU frequency and junction temperature to increase the estimated PoH of the device.



Figure 1. Commercial qualification lifetime estimates

#### 2.2. Industrial qualification

Table 2 provides the number of PoH for the typical use conditions for the industrial device.

| Arm Core Speed | Power-on Hours<br>[PoH] | SOC Operating<br>Voltage | Arm Core Operating Voltage | Junction<br>Temperature<br>[T <sub>i</sub> ] |
|----------------|-------------------------|--------------------------|----------------------------|----------------------------------------------|
| (MHz)          | (Hrs)                   | (V)                      | (V)                        | (°C)                                         |
| 800            | 310,650                 | 0.9                      | 0.9                        | 105                                          |
| 1300           | 64,630                  | 0.9                      | 1.0                        | 105                                          |
| 1300           | 29,480                  | 0.9                      | 1.05                       | 105                                          |

Table 2. Industrial Qualification Lifetime Estimate

Figure 2 establishes guidelines for estimating PoH as a function of junction temperature. PoH can be read directly from the charts below to determine the necessary trade-offs to be made to CPU frequency and junction temperature to increase the estimated PoH of the device.

NXP Semiconductors 3



Figure 2. Industrial qualification lifetime estimates

## 3. Combining use cases

In some applications, a constant operating use case cannot deliver the target PoH. In this case, it is advantageous to use multiple operating conditions. This method provides some lifetime benefits of running at a lower performance use case, while keeping the ability of the system to use the highest performance state dictated by the application's demands.

**Use Case 1:** Switching between two power states with different voltages.

In this use case, the system is using a 1.3GHz full power state at 1.05 V, and an 800 MHz reduced power state at 0.9 V. It is assumed for these calculations that the temperature stays constant in either mode. If the system spends 75 % of its power-on-time at full power and 25 % of its power-on-time at reduced power, the two POH (read from the chart below) can be combined with using those percentages:  $29,480 \times 0.75 + 310,650 \times 0.25 = 99,770 \text{ PoH}$ .



Figure 3. Multiple Power State Use Case

Use Case 2: Switching between two power states with different temperatures

This scenario assumes that the system can achieve a drop-in temperature by throttling back in performance while still maintaining a constant voltage. This temperature change may be achieved by changing the frequency or by simply scaling back the loading on the Arm core. In this scenario, the system spends 30 % of its power-on-hours at 80 C and 70 % of its power-on hours at 95 C (as read off the chart below). The two POH can be combined as such:  $56,000 \times 0.3 + 21,900 \times 0.7 = 32,130 \text{ PoH}$ .

5



Figure 4. Multiple Temperature Use Case

## 4. Conclusion

Selecting the optimal operating performance point and thermal envelope is a paramount to meet the application lifetime targets. Trade-offs between the target operating voltage/frequency of the device and the operating junction temperature (Tj) of the processor can greatly improve the lifetime of the device.

Lowering the operating junction temperature in the application is the most effective means to increase the lifetime of the device without affecting the performance of the device. This can be accomplished by increasing the thermal dissipation capacity in the application. In cases where the thermal properties cannot be altered, a lower operating voltage can be used to increase the lifetime of the device. Lowering the voltage may result in lowered performance; the operating frequency may have to be adjusted lower to match the voltage as specified in the datasheet.

The data and examples provided in this application note help users determine the estimated lifetime for their particular application.

# 5. Revision history

#### Table 3. Revision history

| Revision number | Date    | Substantive changes |
|-----------------|---------|---------------------|
| 0               | 02/2018 | Initial release     |

How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, and Kinetis are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, Arm Powered, Cortex, and Jazelle are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, and Mbed are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2018 NXP B.V.

Document Number: AN12147

Rev. 0 02/2018



